# Final Project Report

# Problem 1)

# ISA Description and OPcodes

## ISA

| Instruction                                              | OPcode                                                                 | Description                                                                                                              | Format                                                                                                                                                                                              |
|----------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| `add`<br>`sub`<br>`mul`<br>`div`                         | `00`<br>  `01`<br>  `02`<br>  `03`                                     | Adds rA to rB<br>  Subtracts rA from rB<br>  Multiplies rB by rA<br>  Divides rB by rA                                   | `00 rA rB`  <br> `01 rA rB`  <br> `02 rA rB`  <br> `03 rA rB`                                                                                                                                       |
| `mrmov`<br>`rmmov`<br>`rrmov`<br>`irmov`                 | <br>  `40`<br>  `50`<br>  `60`<br>  `70`                               | Moves D(rB) to rA<br>  Moves rA to D(rB)<br>  Moves rB to rA<br>  Moves V to rA                                          | <br>  `40 rA rB D` (1 byte)  <br>  `50 rA rB D` (1 byte)  <br>  `60 rA rB`  <br>  `70 rA F V` (1 byte)                                                                                              |
| `jmp`<br>`jle`<br>`jl`<br>`je`<br>`jne`<br>`jg`<br>`jge` | <br>  `90`<br>  `91`<br>  `92`<br>  `93`<br>  `94`<br>  `95`<br>  `96` | Unconditional jump to Dest Jump <= to Dest Jump < to Dest Jump == to Dest Jump != to Dest Jump > to Dest Jump <= to Dest | `90 FF Dest` (1 byte)  <br>  `91 FF Dest` (1 byte)  <br>  `92 FF Dest` (1 byte)  <br>  `93 FF Dest` (1 byte)  <br>  `94 FF Dest` (1 byte)  <br>  `95 FF Dest` (1 byte)  <br>  `96 FF Dest` (1 byte) |
| `halt`<br>Maybe<br>`push`<br>`pop`                       | <br>  `A0`<br> <br>  `B0`<br>  `C0`                                    | Stops execution  Push rA to stack  Pop rA from stack                                                                     | `A0`                                                                                                                                                                                                |

#### ## Registers

| Register | Code |
|----------|------|
|          |      |
| %eax     | 0    |
| %ebx     | 1    |
| %ecx     | 2    |
| %edx     | 3    |
| %rsp     | 4    |
| %rbp     | 5    |

# ## Flags

| Flag      | Code |
|-----------|------|
|           |      |
| No Flag   | 00   |
| Neg Flag  | 01   |
| Zero Flag | 10   |

#### Problem 2)

The assumptions for Matrix A, B, and C are that they are all 2x2 matrices. The corresponding values from the first value in matrix A and B should be added to produce the first value in matrix C. Continue this for the other 3 values. This produces matrix C. Eax holds the value of matrix A and is added to ebx which holds the matrix B value. The resulting ebx value is pushed for the corresponding matrix C value.

Main:

```
#******Setting up base and stack pointer, filling stack
               with matrix values ******
#
irmovl $0xFC, %esp
irmovl $0xFE, %ebp
irmovl $0x05, %eax
pushl %eax
irmovl $0x02, %eax
pushl %eax
irmovl $0x04, %eax
pushl %eax
irmovl $0x03, %eax
pushl %eax
irmovl $0x01, %eax
pushl %eax
irmovl $0x07, %eax
pushl %eax
irmovl $0x09, %eax
pushl %eax
irmovl $0x02, %eax
pushl %eax
#Add first element and push to stack
irmovl $0xF8, %ecx
mrmovl (%ecx), %eax
irmovl $0xe8, %ecx
mrmovl (%ecx), %ebx
addl %eax, %ebx
pushl %ebx
#Add second element and push to stack
irmovl $0xF4, %ecx
mrmovl (%ecx), %eax
irmovl $0xe4, %ecx
mrmovl (%ecx), %ebx
addl %eax, %ebx
pushl %ebx
#Add third element and push to stack
irmovl $0xF0, %ecx
mrmovl (%ecx), %eax
irmovl $0xe0, %ecx
mrmovl (%ecx), %ebx
addl %eax, %ebx
pushl %ebx
#Add fourth element and push to stack
irmovl $0xec, %ecx
mrmovl (%ecx), %eax
irmovl $0xdc, %ecx
mrmovl (%ecx), %ebx
addl %eax, %ebx
pushl %ebx
```

```
[simonyao]@compute ~/CSCE312/Lab5/sim/y86-code> (18:00:51 04/23/19)
:: ../misc/yis finalproject.yo
Stopped in 43 steps at PC = 0xbc. Status 'HLT', CC Z=0 S=0 O=0
Changes to registers:
%eax:
      0x00000000
                       0x00000003
%ecx: 0x00000000
                       0x000000dc
%ebx: 0x00000000
                       0x00000005
%esp: 0x00000000
                       0x000000cc
%ebp: 0x00000000
                       0x000000fe
Changes to memory:
0x00cc: 0x00000000
                       0x00000005
0x00d0: 0x00000000
                       0x0000000d
0x00d4: 0x00000000
                       0x00000009
0x00d8: 0x00000000
                       0x00000006
0x00dc: 0x00000000
                       0x00000002
0x00e0: 0x00000000
                        0x00000009
0x00e4: 0x00000000
                        0x00000007
0x00e8: 0x00000000
                       0x00000001
0x00ec: 0x00000000
                        0x00000003
0x00f0: 0x00000000
                        0x00000004
0x00f4: 0x00000000
                        0x00000002
                       0x00000005
0x00f8: 0x00000000
```

#### Our ISA program:

| irmov<br>irmov<br>irmov<br>mrmov<br>irmov<br>mrmov<br>add | FE -> %ebp F7 -> %esp FE -> %ecx %ecx -> %eax FA -> %ecx %ecx -> %ebx %eax + %ebx | 70<br>70<br>40<br>70<br>40 | 4<br>2<br>0<br>2<br>1 | 0<br>0<br>2<br>0<br>2 | FE<br>F7<br>FE<br>00<br>FA<br>00 |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------|-----------------------|-----------------------|----------------------------------|
| push                                                      | %ebx                                                                              | B1                         | 1                     | 0                     | 01                               |
| irmov<br>mrmov<br>irmov<br>mrmov<br>add<br>push           | FD -> %ecx<br>%ecx -> %eax<br>F9 -> %ecx<br>%ecx -> %ebx<br>%eax + %ebx<br>%ebx   | 40<br>70<br>40<br>00       | 0<br>2<br>1<br>0      | 2<br>0<br>2<br>1      | FD<br>00<br>F9<br>00<br>00       |
| irmov                                                     | FC -> %ecx                                                                        | 70                         | 2                     | 0                     | FC                               |
| mrmov                                                     | %ecx -> %eax                                                                      | 40                         | 0                     | 2                     | 00                               |
| irmov                                                     | F8 -> %ecx                                                                        | 70                         | 2                     | 0                     | F8                               |
| mrmov                                                     | %ecx -> %ebx                                                                      | 40                         | _                     | _                     |                                  |
| add                                                       | %eax + %ebx                                                                       |                            |                       |                       | 00                               |
| push                                                      | %ebx                                                                              | B1                         | 1                     | 0                     | 01                               |
| irmov                                                     | FB -> %ecx                                                                        | 70                         | 2                     | a                     | FB                               |
| mrmov                                                     | %ecx -> %eax                                                                      | 40                         |                       |                       |                                  |
| irmov                                                     | F7 -> %ecx                                                                        |                            | _                     |                       | F7                               |
| mrmov                                                     | %ecx -> %ebx                                                                      | 40                         |                       |                       |                                  |
| add                                                       | %eax + %ebx                                                                       | 00                         | 0                     | 1                     | 00                               |
| push                                                      | %ebx                                                                              | B1                         | 1                     | 0                     | 01                               |
|                                                           |                                                                                   |                            |                       |                       |                                  |

The architecture is divided based upon the Y86 sequential architecture implementation shown in class with the 5 sections fetch, decode, execute, memory, and write back. The PC is then updated. The first step is to load instructions and data from the ROM to the RAM. This is performed in a sub circuit known as the ROM loader. The ROM loader is shown:





The processor then begins evaluating instructions sequentially based on the 5 steps with implemented no-OP's to compensate for register delay.

Fetch: For the fetch step, the processor starts at an address of 00. It reads the instructions located at that memory location into the instruction memory register and is used to feed busses that hold the iCode, iFun, rA, rB, and valC.



Decode: The decode step is then initiated by using the OP code to decide which sources to read from for the valA and valB busses.



Execute: Next, the execute stage begins where the values at ALU A and B are passed into the ALU. The instructed function is performed based on the iFun value. This is then stored into valE.



Memory: Next, the memory stage is initiated depending on the iCode. It either stores or loads data to/from the RAM. Fetched values are stored in valM.



Write back: Finally, the program writes back data values from valE and/or valM into the register file at the location specified by the instruction. The PC is then incremented based on whether or not a jump was encountered. The processor then loops into the same set of steps.



How to run: The OP codes are read and broken down into 5 parts from the RAM after it is loaded from the ROM. It then goes through the 5 stages described above and repeats until it halts. The output is saved in the data region of the RAM.